Senior ASIC Synthesis and STA Engineer

Ciena Voir toutes les offres

  • Ottawa, ON
  • 109.000-174.000 $ par an
  • Permanent
  • Temps-plein
  • Il y a 1 mois
As the global leader in high-speed connectivity, Ciena is committed to a people-first approach. Our teams enjoy a culture focused on prioritizing a flexible work environment that empowers individual growth, well-being, and belonging. We’re a technology company that leads with our humanity—driving our business priorities alongside meaningful social, community, and societal impact.Ciena’s next-generation Wavelogic Digital Signal Processor (DSP) programs rely on deep technical excellence, cross-functional collaboration, and continuous innovation. This role offers the opportunity to shape the frontend implementation of industryleading ASIC technology and contribute to the methodologies that keep Ciena at the forefront of highperformance optical networking.How you will make an impact:Execute frontend implementation for assigned IP subsystems, including synthesis, static timing analysis, logical equivalence checking, and clock domain crossing validationDevelop and maintain timing constraints to support synthesis and signoff for subsystem integrationPerform logical equivalence verification between Register Transfer Level (RTL) and gatelevel netlists throughout pre and postlayout stagesValidate clock domain crossings for toplevel ASIC integration to ensure functional integrityCreate and optimize scripts, tools, and documentation that improve synthesis and static timing workflowsImplement engineering change orders (ECOs) to support iterative design refinementCollaborate closely with ASIC integration, IP development, physical design, and external Electronic Design Automation (EDA) partners to align frontend and backend implementation activitiesThe must haves:B.Sc. in Electrical Engineering, Computer Engineering, or a related discipline (or equivalent experience)Industry experience using synthesis and/or static timing analysis tools within an ASIC development environmentKnowledge of ASIC implementation flows, including synthesis, timing analysis, logical equivalence checking, and clock domain crossing validationFamiliarity with RTL design principles and hardware description languagesAbility to work effectively within multidisciplinary engineering teams and manage deliverables to project schedulesNice to haves:Experience with additional frontend or backend design activities such as floorplanning, Design for Testability (DFT), or place and routeHandson exposure to deepsubmicron ASIC technologies and advanced timing closure methodologiesScripting experience (e.g., Python, Tcl, or similar) to enhance automation and debug workflowsBackground supporting DSPcentric or highspeed ASIC development programsExperience working with external EDA vendors or foundry technology teamsPay Range:The annual salary range for this position is $109,000 - $174,000 CAD.Pay ranges at Ciena are designed to accommodate variations in knowledge, skills, experience, market conditions, and locations, reflecting our diverse products, industries, and lines of business. Please note that the pay range information provided in this posting pertains specifically to the primary location, which is the top location listed in case multiple locations are available.Non-Sales employees may be eligible for a discretionary incentive bonus, while Sales employees may be eligible for a sales commission. In addition to competitive compensation, Ciena offers a comprehensive benefits package, including medical, dental, and vision plans, participation in 401(K) (USA) & DCPP (Canada) with company matching, Employee Stock Purchase Program (ESPP), Employee Assistance Program (EAP), company-paid holidays, paid sick leave, and vacation time. We also comply with all applicable laws regarding Paid Family Leave and other leaves of absence.Not ready to apply? Join our to get relevant job alerts straight to your inbox.At Ciena, we are committed to building and fostering an environment in which our employees feel respected, valued, and heard. Ciena values the diversity of its workforce and respects its employees as individuals. We do not tolerate any form of discrimination.Ciena is an Equal Opportunity Employer, including disability and protected veteran status.If contacted in relation to a job opportunity, please advise Ciena of any accommodation measures you may require.

Ciena

Offres similaires

  • Senior ASIC Design Engineer

    BTA Design Services

    • Ottawa, ON
    • 140.000-190.000 $ par an
    About Us: Headquartered in Ottawa, BTA Design serves the electronic design community from Canada, specializing in ASIC and FPGA design and verification, and embedded software deve…
    • Il y a 1 mois
    • Postuler facilement
  • Senior Staff ASIC Design Engineer

    Marvell

    • Ottawa, ON
    • 118.700-158.300 $ par an
    About Marvell Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier…
    • Il y a 14 jours
  • Senior ASIC Physical Design Engineer

    Renesas Electronics

    • Ottawa, ON
    • 97.500-130.000 $ par an
    Job Description Ottawa, Canada - 100% onsite The Senior ASIC Physical Design Engineer will be responsible for executing end-to-end digital physical design activities-from RTL o…
    • Il y a 30 jours